All parts are combined together and will be explained within the flow of design:

At first let's start with the hand written design:



Most of the data path is clear except for 3 parts:

First multiplier always multiplies temp with x\_reg or rom value, and the choose signal is within controller's duties

Second in add unit, sometimes it adds mines y with abs of term value to check if term is lesser than y or not, and the other times it adds answer value with mines or abs of term value, and the adder uses a dff and some other helping signals to choose between abs or mines, and the dff changes every adding cycle using controller's signals.

At last, our rom contains only 12 values, because ((pi)^12)/fact(12) is lesser than 8'b00000001 and is the biggest term with power of 12.

And now about the controller, most of the parts are clear but we must note that it could be implemented using  $x^2$  or n \* (n + 1) values in less clock cycles, but do to less importance of clock cycle counts than precision it has been chosen to be like this. Also the dff\_en has the duty of adding negative or positive value of our term to ans, controlling the dff value.

Please note that the red wires in data path are coming from controller.

Now that we have a better sense of this project, let's move to the synthesis parts to see how much our Verilog codes correspond to the hand written diagram: (Verilog codes can be found in "a" folder)







As you can see the designs are completely corresponding the hand written designs.

Now this is the best time to show you the test benches:



Aidin-kazemi-810101561



The first photo is cos(7pi/8), which it's true cosines value is -0.92, and our circuit calculated -0.91 which is a decent and close value. The second photo is also a means of reusability of our circuit among with preciseness, which will wait a while after the first input, and then when the start signal turns to 1, it starts to calculate the new input again, which as you can see gave us the answer of 1 which is completely true. Not that y is 0.00000001 in this test bench. As a means of controller and data path working fine and seprately, we printed some states, flags and values. Below you can see the ending prints of first test case and starting and ending print of the second one. As you can see the states are changing and when they recive a signal from data path, they stop the operation:

```
# this is ans_out in dp: 11111111100011001 this is ans_out in dp: 11111111100011000
# this is the current state: 3
                                          this is the current state: 2
# this is the neg flag: 0
                                          this is the neg flag: 0
# this is ans_out in dp: 11111111100011000
# this is the current state: 4
                                          this is the current state: 3
# this is the neg flag: 0
                                          this is the neg flag: 0
# this is ans_out in dp: 11111111100011000 this is ans_out in dp: 0000000100000000
# this is the current state: 5
                                          this is the current state: 4
# this is the neg flag: 0
                                           this is the neg flag: 0
# this is ans_out in dp: 11111111100011000
                                          this is ans_out in dp: 0000000100000000
# this is the current state: 6
                                          this is the current state: 5
# this is the neg_flag: 0
                                          this is the neg flag: 0
# this is ans_out in dp: 11111111100011000
                                          this is ans_out in dp: 0000000100000000
# this is the current state: 7
                                          this is the current state: 6
# this is the neg flag: 1
                                          this is the neg flag: 0
# this is the neg flag: 0
                                          this is the neg flag: 1
# this is ans_out in dp: 11111111100011000
# this is the current state: 0
# this is the current state: 0
# this is the current state: 0
# this is the neg flag: 0
                                          this is the neg flag: 0
```